

### International Journal for Research in Applied Science & Engineering Technology

IJRASET is indexed with Crossref for DOI-DOI: 10.22214

Website: www.ijraset.com, E-mail: ijraset@gmail.com



It is here by certified that the paper ID: IJRASET7334, entitled

Design and FPGA Implementation of DDR SDRAM Controller

by Aadhar Agarwal

after review is found suitable and has been published in Volume 5, Issue IV, April 2017

in

International Journal for Research in Applied Science & Engineering Technology
(International Peer Reviewed and Refereed Journal)
Good luck for your future endeavors



ISRA Journal Impact Factor: **7.429** 









Py Live Editor in Chief, IJRASET



### International Journal for Research in Applied Science & Engineering Technology

IJRASET is indexed with Crossref for DOI-DOI: 10.22214

Website: www.ijraset.com, E-mail: ijraset@gmail.com



It is here by certified that the paper ID: IJRASET7334, entitled

Design and FPGA Implementation of DDR SDRAM Controller

by Pooja Choudhary

after review is found suitable and has been published in Volume 5, Issue IV, April 2017

in

International Journal for Research in Applied Science & Engineering Technology
(International Peer Reviewed and Refereed Journal)
Good luck for your future endeavors



ISRA Journal Impact Factor: **7.429** 









By were

Editor in Chief, iJRASET



### International Journal for Research in Applied Science & Engineering Technology

IJRASET is indexed with Crossref for DOI-DOI: 10.22214

Website: www.ijraset.com, E-mail: ijraset@gmail.com



It is here by certified that the paper ID: IJRASET7334, entitled

Design and FPGA Implementation of DDR SDRAM Controller

by Kalpesh Jain

after review is found suitable and has been published in Volume 5, Issue IV, April 2017

in

International Journal for Research in Applied Science & Engineering Technology
(International Peer Reviewed and Refereed Journal)
Good luck for your future endeavors



ISRA Journal Impact Factor: **7.429** 









By were

Editor in Chief, iJRASET



### International Journal for Research in Applied Science & Engineering Technology

IJRASET is indexed with Crossref for DOI-DOI: 10.22214

Website: www.ijraset.com, E-mail: ijraset@gmail.com



It is here by certified that the paper ID: IJRASET7334, entitled

Design and FPGA Implementation of DDR SDRAM Controller

by Chetan Kumhar

after review is found suitable and has been published in Volume 5, Issue IV, April 2017

in

International Journal for Research in Applied Science & Engineering Technology
(International Peer Reviewed and Refereed Journal)
Good luck for your future endeavors



ISRA Journal Impact Factor: **7.429** 









Py Live Editor in Chief, IJRASET



### International Journal for Research in Applied Science & Engineering Technology

IJRASET is indexed with Crossref for DOI-DOI: 10.22214

Website: www.ijraset.com, E-mail: ijraset@gmail.com



It is here by certified that the paper ID: IJRASET7334, entitled

Design and FPGA Implementation of DDR SDRAM Controller

by Abhiroop Goyal

after review is found suitable and has been published in Volume 5, Issue IV, April 2017

in

International Journal for Research in Applied Science & Engineering Technology
(International Peer Reviewed and Refereed Journal)
Good luck for your future endeavors



ISRA Journal Impact Factor: **7.429** 









Py Live Editor in Chief, IJRASET